# 1-to-64 Bit Variable Length Shift Register

The MC14557B is a static clocked serial shift register whose length may be programmed to be any number of bits between 1 and 64. The number of bits selected is equal to the sum of the subscripts of the enabled Length Control inputs (L1, L2, L4, L8, L16, and L32) plus one. Serial data may be selected from the A or B data inputs with the A/B select input. This feature is useful for recirculation purposes. A Clock Enable (CE) input is provided to allow gating of the clock or negative edge clocking capability.

The device can be effectively used for variable digital delay lines or simply to implement odd length shift registers.

- 1-64 Bit Programmable Length
- Q and Q Serial Buffered Outputs
- · Asynchronous Master Reset
- · All Inputs Buffered
- No Limit On Clock Rise and Fall Times
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low–power TTL Loads or one Low–power Schottky TTL Load Over the Rated Temperature Range

## MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                          | Unit |
|------------------------------------|----------------------------------------------------|--------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage                                  | - 0.5 to + 18.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | – 0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                           | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                            | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150                  | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                            | °C   |

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

## **LENGTH SELECT TRUTH TABLE**

| L32 | L16 | L8 | L4 | L2 | L1 | Register Length |
|-----|-----|----|----|----|----|-----------------|
| 0   | 0   | 0  | 0  | 0  | 0  | 1 Bit           |
| 0   | 0   | 0  | 0  | 0  | 1  | 2 Bits          |
| 0   | 0   | 0  | 0  | 1  | 0  | 3 Bits          |
| 0   | 0   | 0  | 0  | 1  | 1  | 4 Bits          |
| 0   | 0   | 0  | 1  | 0  | 0  | 5 Bits          |
| 0   | 0   | 0  | 1  | 0  | 1  | 6 Bits          |
| •   | •   | •  | •  | •  | •  | •               |
|     |     | •  | •  | •  | •  | •               |
| i   | ŏ   | ŏ  | ŏ  | ŏ  | ŏ  | 33 Bits         |
| 1   | 0   | 0  | 0  | 0  | 1  | 34 Bits         |
| •   | •   | •  | •  | •  | •  | •               |
| 1 : | •   | •  | •  | •  | •  | •               |
| i   | 1   | 1  | 1  | ŏ  | ŏ  | 61 Bits         |
| 1   | 1   | 1  | 1  | 1  | 1  | 62 Bits         |
| 1   | 1   | 1  | 1  | 1  | 0  | 63 Bits         |
| 1   | 1   | 1  | 1  | 0  | 1  | 64 Bits         |

NOTE: Length equals the sum of the binary length control subscripts plus one.

## MC14557B



L SUFFIX CERAMIC CASE 620



P SUFFIX PLASTIC CASE 648



DW SUFFIX SOIC CASE 751G

#### ORDERING INFORMATION

MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBDW SOIC

 $T_A = -55^{\circ}$  to  $125^{\circ}$ C for all packages.



 $V_{DD} = PIN 16$  $V_{SS} = PIN 8$ 

## **TRUTH TABLE**

|     | Output |       |     |   |
|-----|--------|-------|-----|---|
| Rst | A/B    | Clock | CE  | Q |
| 0   | 0      |       | 0   | В |
| 0   | 1      |       | 0   | Α |
| 0   | 0      | 1     | _ \ | В |
| 0   | 1      | 1     | ~   | Α |
| 1   | Х      | Х     | Х   | 0 |

Q is the output of the first selected shift register stage.

X = Don't Care

**ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                       |           |                  | V <sub>DD</sub>        | _ 55°C                            |                      |                                   | 25°C                                      |                      |                                   | 125°C                |      |
|---------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                        |           | Symbol           | Vdc                    |                                   | Max                  | Min                               | Typ #                                     | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                              | "0" Level | VOL              | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                               | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                              | "1" Level | VOH              | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                           | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)         | "0" Level | V <sub>I</sub> L | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                      | 1.5<br>3.0<br>4.0    |                                   | 1.5<br>3.0<br>4.0    | Vdc  |
| (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                          | "1" Level | VIH              | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _                    | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                      | _<br>_<br>_          | 3.5<br>7.0<br>11                  | =                    | Vdc  |
| Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | Source    | ІОН              | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_     | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8        | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                          | Sink      | lOL              | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                       | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          |      |
| Input Current                                                                                                                         |           | l <sub>in</sub>  | 15                     | _                                 | ±0.1                 | _                                 | ±0.00001                                  | ±0.1                 | _                                 | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                            |           | C <sub>in</sub>  | _                      | _                                 | _                    | _                                 | 5.0                                       | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                    |           | I <sub>DD</sub>  | 5.0<br>10<br>15        | _<br>_<br>_                       | 5.0<br>10<br>20      | =                                 | 0.010<br>0.020<br>0.030                   | 5.0<br>10<br>20      | _<br>_                            | 150<br>300<br>600    | μAdc |
| Total Supply Current**† (Dynamic plus Quiesco<br>Per Package) (C <sub>L</sub> = 50 pF on all outp<br>buffers switching)               |           | ΙΤ               | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (3)$                     | .75 μΑ/kHz)<br>.50 μΑ/kHz)<br>.25 μΑ/kHz) | f + I <sub>DD</sub>  |                                   |                      | μAdc |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where: I<sub>T</sub> is in  $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> – V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

<sup>\*\*</sup> The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

<sup>†</sup>To calculate total supply current at loads other than 50 pF:

## SWITCHING CHARACTERISTICS\* ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ )

| Characteristic                                                                   | Symbol             | $V_{DD}$ | Min | Typ #        | Max | Unit |
|----------------------------------------------------------------------------------|--------------------|----------|-----|--------------|-----|------|
| Rise and Fall Time, Q or Q Output                                                | tTLH,              |          |     |              |     | ns   |
| $t_{TLH}$ , $t_{THL} = (1.5 \text{ ns/pF}) C_L + 25 \text{ ns}$                  | tTHL               | 5        | _   | 100          | 200 |      |
| $t_{TLH}$ , $t_{THL} = (0.75 \text{ ns/pF}) C_L + 12.5 \text{ ns}$               |                    | 10       | _   | 50           | 100 |      |
| $t_{TLH}$ , $t_{THL} = (0.55 \text{ ns/pF}) C_L + 9.5 \text{ ns}$                |                    | 15       | _   | 40           | 80  |      |
| Propagation Delay, Clock or $\overline{\text{CE}}$ to Q or $\overline{\text{Q}}$ | tpLH,              |          |     |              |     | ns   |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 215 \text{ ns}$                 | t <sub>PHL</sub>   | 5        | _   | 300          | 600 |      |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 97 \text{ ns}$                 |                    | 10       | _   | 130          | 260 |      |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 65 \text{ ns}$                  |                    | 15       | _   | 90           | 180 |      |
| Propagation Delay, Reset to Q or Q                                               | t <sub>PLH</sub> , |          |     |              |     | ns   |
| $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 215 \text{ ns}$                 | tPHL               | 5        | _   | 300          | 600 |      |
| $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 97 \text{ ns}$                 |                    | 10       | _   | 130          | 260 |      |
| $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 70 \text{ ns}$                  |                    | 15       | _   | 95           | 190 |      |
| Pulse Width, Clock                                                               | tWH(cl)            | 5        | 200 | 95           | _   | ns   |
|                                                                                  | (6.)               | 10       | 100 | 45           | _   |      |
|                                                                                  |                    | 15       | 75  | 35           |     |      |
| Pulse Width, Reset                                                               | tWH(rst)           | 5        | 300 | 150          | _   | ns   |
|                                                                                  | W (100)            | 10       | 140 | 70           | _   |      |
|                                                                                  |                    | 15       | 100 | 50           | _   |      |
| Clock Frequency (50% Duty Cycle)                                                 | f <sub>Cl</sub>    | 5        | _   | 3.0          | 1.7 | MHz  |
| , , , ,                                                                          |                    | 10       | _   | 7.5          | 5.0 |      |
|                                                                                  |                    | 15       | _   | 13.0         | 6.7 |      |
| Setup Time, A or B to Clock or CE                                                | t <sub>su</sub>    |          |     |              |     | ns   |
| Worst case condition: L1 = L2 = L4 = L8 =                                        |                    | 5        | 700 | 350          | _   |      |
| L16 = L32 = V <sub>SS</sub> (Register Length = 1)                                |                    | 10       | 290 | 130          | _   |      |
|                                                                                  |                    | 15       | 145 | 85           | _   |      |
| Best case condition: L32 = V <sub>DD</sub> , L1 through L16 =                    |                    | 5        | 400 | 45           | _   | 1    |
| Don't Care (Any register length from 33 to 64)                                   |                    | 10       | 165 | 5            | _   |      |
| , , , , , , , , , , , , , , , , , , , ,                                          |                    | 15       | 60  | 0            | _   |      |
| Hold Time, Clock or CE to A or B                                                 | th                 |          |     |              |     | ns   |
| Best case condition: L1 = L2 = L4 = L8 = L16 =                                   | "                  | 5        | 200 | <b>– 150</b> | l — |      |
| L32 = V <sub>SS</sub> (Register Length = 1)                                      |                    | 10       | 100 | - 60         | _   |      |
|                                                                                  |                    | 15       | 10  | - 50         | _   |      |
| Worst case condition: L32 = V <sub>DD</sub> , L1 through L16 =                   |                    | 5        | 400 | 50           | _   | 1    |
| Don't Care (Any register length from 33 to 64)                                   |                    | 10       | 185 | 25           | _   |      |
|                                                                                  |                    | 15       | 85  | 22           |     |      |
| Rise and Fall Time, Clock                                                        | t <sub>r</sub> ,   | 5        |     |              |     |      |
|                                                                                  | tf                 | 10       |     | No Limit     |     |      |
|                                                                                  |                    | 15       |     |              |     |      |
| Rise and Fall Time, Reset or CE                                                  | t <sub>r</sub> ,   | 5        | _   | _            | 15  | μs   |
|                                                                                  | tf                 | 10       | I — | I —          | 5   | 1    |
|                                                                                  |                    | 15       | _   | –            | 4   |      |
| Removal Time, Reset to Clock or CE                                               | trem               | 5        | 160 | 80           | _   | ns   |
| -, <del></del>                                                                   | 10111              | 10       | 80  | 40           | _   | "    |
|                                                                                  |                    | 15       | 70  | 35           | _   |      |

<sup>\*</sup>The formulas given are for the typical characteristics only at 25°C.
#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



## LOGIC DIAGRAM



## **OUTLINE DIMENSIONS**

## **L SUFFIX** CERAMIC DIP PACKAGE CASE 620-10 ISSUE V



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC RODY.

|     | INC       | HES   | MILLIN   | IETERS |  |
|-----|-----------|-------|----------|--------|--|
| DIM | MIN       | MAX   | MIN      | MAX    |  |
| Α   | 0.750     | 0.785 | 19.05    | 19.93  |  |
| В   | 0.240     | 0.295 | 6.10     | 7.49   |  |
| С   |           | 0.200 |          | 5.08   |  |
| D   | 0.015     | 0.020 | 0.39     | 0.50   |  |
| Е   | 0.050     | BSC   | 1.27 BSC |        |  |
| F   | 0.055     | 0.065 | 1.40     | 1.65   |  |
| G   | 0.100     | BSC   | 2.54     | BSC    |  |
| Н   | 0.008     | 0.015 | 0.21     | 0.38   |  |
| K   | 0.125     | 0.170 | 3.18     | 4.31   |  |
| L   | 0.300 BSC |       | 7.62     | BSC    |  |
| M   | 0°        | 15°   | 0 °      | 15°    |  |
| N   | 0.020     | 0.040 | 0.51     | 1.01   |  |

## **P SUFFIX**

PLASTIC DIP PACKAGE CASE 648-08 ISSUE R



## NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| M   | 0°    | 10°   | 0°       | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

## **OUTLINE DIMENSIONS**



#### NOTES.

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 10.15  | 10.45  | 0.400     | 0.411 |  |
| В   | 7.40   | 7.60   | 0.292     | 0.299 |  |
| С   | 2.35   | 2.65   | 0.093     | 0.104 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.50   | 0.90   | 0.020     | 0.035 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.25   | 0.32   | 0.010     | 0.012 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0 °    | 7 °    | 0 °       | 7 °   |  |
| Р   | 10.05  | 10.55  | 0.395     | 0.415 |  |
| R   | 0.25   | 0.75   | 0.010     | 0.029 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marae registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us

**USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design\_NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



